# **ELE404: CE-CE-CC Amplifier Design**

**Ahmed Tabl** 

Dr.Fei Yuan

Apr 7, 2024

# **Table of Contents**

| 1. Introduction                 | 2 |
|---------------------------------|---|
| 2. Theory                       | 2 |
| 3. Results                      | 4 |
| 4. Simulation                   | 5 |
| 5. Discrepancies and Conclusion | 8 |
| 6. Appendix                     | 8 |

### 1.Introduction

This project focuses on designing a single-supply, multistage, inverting transistor amplifier, a challenging task that combines theoretical knowledge with practical application. The objective is to meet a set of precise specifications, including power supply constraints, quiescent current limitations, specific voltage gain requirements under various loads, and a wide frequency response, using no more than three Bipolar Junction Transistors (BJTs). This report documents the design process, from the selection and justification of the amplification stages to the detailed calculations for component values. It also compares the theoretical expectations with simulation results using tools like Multisim, offering insights into the performance and design choices of the amplifier.

### 2.Theory

The main goal of this project is the design of a CE-CE-CC (Common Emitter-Common Emitter-Common Collector) amplifier, a sophisticated electronic circuit intended for amplifying signals. This section outlines the fundamental theoretical concepts and specifications guiding the design process.

#### 1. Amplifier Configuration: CE-CE-CC

**Common Emitter (CE) Stage:** Characterized by a high voltage gain, the CE stage is crucial for amplifying the signal's amplitude. Its primary role in this design is to provide the necessary gain to meet the overall specifications. Two CE stages are utilized to achieve a substantial cumulative gain.

**Common Collector (CC) Stage:** Often referred to as an emitter follower, the CC stage is implemented primarily for its ability to provide a high input impedance, low output impedance, and unity voltage gain. This makes it ideal as the final stage, ensuring minimal loading effect on the preceding stages and maintaining the amplifier's overall gain.

#### 2. Specifications

**Power Supply:** The amplifier operates on a +10V supply, ensuring compatibility with standard electronic devices.

**Quiescent Current:** Limited to no more than 10mA, this specification ensures power efficiency and minimizes thermal stress on the components.

**Voltage Gain:** The design must achieve a no-load voltage gain (|Av0|) of 50 ( $\pm 10\%$ ) at 1 kHz. Under a load of 1 k $\Omega$ , the loaded voltage gain should be at least 90% of the no-load gain.

Output Voltage Swing: The maximum no-load output voltage swing should be no smaller than 8V peak-to-peak at 1 kHz. With a load of 1 k $\Omega$ , this requirement changes to a minimum of 4V peak-to-peak.

**Input Resistance:** At a minimum of 20 k $\Omega$ , a higher input resistance ensures lower loading of the signal source.

**Frequency Response:** The amplifier must maintain its performance within a frequency range of 20 Hz to 50 kHz, with a -3dB response at the boundaries of this range.

#### 3. Component Selection

**Transistors:** Limited to using BJTs, which offer high current gain and can operate efficiently at low power.

**Resistors and Capacitors:** Values are restricted to those available in the E24 series and specific capacitance values, influencing the frequency response and stability of the amplifier.

#### 4. Distortion and Source Resistance

**Output Voltage:** It must be free from distortions like clipping under all test conditions, ensuring signal integrity.

**Source Resistance:** Set at  $600\Omega$  for all tests, influencing the design's impedance matching and overall performance.

#### 5. Coupling and Biasing

**AC Coupling:** Essential for interfacing the load and signal source, it blocks DC components while allowing AC signals to pass.

**Biasing:** Proper biasing of transistors is critical for ensuring optimal operation and stability of the amplifier.

This theoretical foundation establishes the guidelines for designing the CE-CE-CC amplifier. It addresses the need for a balance between gain, impedance characteristics, frequency response, and power efficiency, all while conforming to specified constraints

# 3.Results

Hand calculations are to be found in the appendix.

| $I_{\mathrm{B}}$ | $I_{B,DC}$ | β     | $I_{\rm C}$ | V      | $g_{\mathrm{m}}$ |
|------------------|------------|-------|-------------|--------|------------------|
| 3.5µA            | 2μΑ        | 114.3 | 400μΑ       | 4.25 V | 0.015 S          |

**Table1.** Values of CE amplifier.

| $I_{\mathrm{B}}$ | $I_{B,DC}$ | β   | $I_{\mathrm{C}}$ | V   | $g_{\mathrm{m}}$ |
|------------------|------------|-----|------------------|-----|------------------|
| 65 mA            | 30μΑ       | 154 | 10 mA            | 5 V | 0.39 S           |

**Table2.** Values of CC amplifier.

| $C_1$ | $C_2$ | C <sub>3</sub> | $C_4$ | $C_5$ | $C_6$ |
|-------|-------|----------------|-------|-------|-------|
| 10μF  | 100μF | 10μF           | 100μF | 10μF  | 100μF |

Table3. Values of Capacitors.

| $R_1$ | $R_2$    | $R_3$ | R <sub>4</sub> | $R_5$ | $R_6$ | R <sub>C1</sub> | R <sub>C2</sub> | R <sub>E1</sub> | R <sub>E2</sub> | R <sub>E3</sub> | R <sub>E4</sub> | R <sub>E5</sub> | $R_{L}$ |
|-------|----------|-------|----------------|-------|-------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|---------|
|       | 68<br>kΩ |       |                |       |       |                 |                 |                 |                 |                 |                 | 1<br>kΩ         | 1<br>kΩ |

**Table4.** Values of resistors.

# 4.Simulation



Figure1. Circuit Diagram.

DC sweep analysis was used to determine the load line and the operation point.



Figure 2. DC sweep circuit.

Graphs:



**Figure3.** Input and output voltages graph  $(R_L = 1k)$ 



**Figure4.** Input and output voltages graph  $(R_L = \infty)$ 



Figure 5. Current drawn from power source.



**Figure6.**  $V_t$  and  $V_I$  values.

$$R_i = R_{t,in} \left( \frac{v_i}{v_t - v_i} \right)$$

$$R_i = 61 \text{ k}\Omega$$

## **5.Discrepancies and Conclusion**

Overall, the experimental and theoretical calculations match and fall within the design specifications. Minor discrepancies are found, most likely due to rounding errors and simulation inaccuracies. Despite the discrepancies, the CE-CE-CC amplifier performs as outlined in the design specifications and passes most of the tests.

## 6.Appendix

#### Hand calculations -



| According to the chosen load line, Ic= 400 MA                                          |
|----------------------------------------------------------------------------------------|
| $g_{m} = \frac{T_{c}}{V_{T}} = \frac{400 \text{ MA}}{26 \text{ mV}} = 0.015 \text{ S}$ |
| IB = 3.5 MA                                                                            |
| B = 400<br>3.5 = 1/4.3                                                                 |
| IB, DC = ZMA                                                                           |
| Now, for CC amp.                                                                       |
| RE5=1K52 So its similar to RL.                                                         |
| $\frac{I_c = 10 \text{ mA}}{I_B = 65 \text{ MA}}$                                      |
| B= 10 = 154                                                                            |

| In order to                          | stay within the spec of E24 series, $R_5 = 9/k\Omega$ . $g_n = \frac{10}{26} = 0.39$       |
|--------------------------------------|--------------------------------------------------------------------------------------------|
| 9/k \ 18,00                          | $k(L)$ $\frac{5-10}{91k} + \frac{5}{R_b} + 30 \text{ MA} = 0$ $R_6 \approx 200 \text{ kg}$ |
| 4.75V 2/M 3                          | $kVL: \frac{(1+8)I_8}{-4.25+0.7+I_E(R_{ES})=0}$ $R_{E_3} \approx 15 k L$                   |
| $\frac{1}{10k} = \frac{1}{R_{C2}} +$ | $\frac{V_{cc}}{R_{c}+R_{E3}}$ $R_{c} = 10 \text{ k.e.}$                                    |
| R <sub>C2</sub> ≈ 13 k2              | $R_{in3}$ = $R_{5} / R_{6} / \frac{B}{g_{in}} + (3+1)R_{E}$ $\approx 44.6 \text{ k.s.}$    |





| C2, C4, C6                   |                       | higher so        | we'll us     | e 100 MF. |
|------------------------------|-----------------------|------------------|--------------|-----------|
| $ta = \pm c_1 + \pm R_1 + 3$ |                       | +I <sub>R5</sub> |              |           |
| = 8 I g + Vcc<br>2 5,23 mA   | + B TBz + Vcc<br>R3+F | -+8 IB3+.        | VCC<br>R5+R6 |           |